

# Low Power 10-bit Serial Input DAC

Production Data, November 2000, Rev 1.0

## **FEATURES**

- 10-bit voltage output DAC
- Single supply from 2.7V to 5.5V
- Very low power consumption (3V supply):
  - 900μW, slow mode
  - 2.1mW, fast mode
  - 3μW, standby mode
- DNL ±0.2 LSB, INL ±0.5 LSB (typical)
- Monotonic over Temperature
- . DSP compatible serial interface
- Programmable settling time of 3µs or 9µs typical
- · High impedance reference input buffer

## **APPLICATIONS**

- Digital Servo Control Loops
- Industrial Process Control
- . Battery powered instruments and controls
- Machine and motion control devices
- Digital offset and gain adjustment

#### ORDERING INFORMATION

| DEVICE   | TEMP. RANGE  | PACKAGE    |  |  |
|----------|--------------|------------|--|--|
| WM2606CD | 0° to 70°C   | 8-pin SOIC |  |  |
| WM2606ID | -40° to 85°C | 8-pin SOIC |  |  |

## **DESCRIPTION**

The WM2606 is a 10-bit voltage output, resistor string digital-to-analogue converter. It can operate with supply voltages between 2.7V and 5.5V and can be powered down under software control. Power down reduces current consumption to less than 1 µA.

The device has been designed for glueless interface to industry standard microprocessors and DSPs. The WM2606 is programmed with a 16-bit serial word including 4 control bits and 10 data bits.

Excellent performance is delivered with a typical DNL of 0.2LSBs. Monotonicity is guaranteed over the operating temperature range. The settling time of the DAC is programmable to allow for optimisation of speed versus power dissipation. The output stage is buffered by a rail-to-rail amplifier with a gain of two, which features a Class AB output stage.

The reference voltage input features a high impedance buffer which eliminates the need to keep the reference source impedance low

The WM2606 is available in an 8-pin SOIC package. Commercial (0 $^{\circ}$  to 70 $^{\circ}$ C) and Industrial (-40 $^{\circ}$  to 85 $^{\circ}$ C) temperature range variants are available.

## **BLOCK DIAGRAM**



## TYPICAL PERFORMANCE



#### **WOLFSON MICROELECTRONICS LTD**

Lutton Court, Bernard Terrace, Edinburgh, EH8 9NX, UK

Tel: +44 (0) 131 667 9386 Fax: +44 (0) 131 667 5176 Email: sales@wolfson.co.uk http://www.wolfson.co.uk WM2606 Production Data

## **PIN CONFIGURATION**



## **PIN DESCRIPTION**

| PIN NO | NAME | TYPE            | DESCRIPTION                                 |  |  |  |  |
|--------|------|-----------------|---------------------------------------------|--|--|--|--|
| 1      | DIN  | Digital input   | Serial data input                           |  |  |  |  |
| 2      | SCLK | Digital input   | Serial clock input                          |  |  |  |  |
| 3      | CSB  | Digital input   | Chip select. This pin is active low.        |  |  |  |  |
| 4      | FS   | Digital input   | Frame synchronisation for serial input data |  |  |  |  |
| 5      | GND  | Supply          | Ground                                      |  |  |  |  |
| 6      | REF  | Analogue input  | Voltage reference input                     |  |  |  |  |
| 7      | OUT  | Analogue output | DAC analogue output                         |  |  |  |  |
| 8      | VDD  | Supply          | Positive power supply                       |  |  |  |  |

# **ABSOLUTE MAXIMUM RATINGS**

Absolute Maximum Ratings are stress ratings only. Permanent damage to the device may be caused by continuously operating at or beyond these limits. Device functional operating limits and guaranteed performance specifications are given under Electrical Characteristics at the test conditions specified.



ESD Sensitive Device. This device is manufactured on a CMOS process. It is therefore generically susceptible to damage from excessive static voltages. Proper ESD precautions must be taken during handling and storage of this device.

| CONDITION                                   |                               | MIN   | MAX        |
|---------------------------------------------|-------------------------------|-------|------------|
| Supply voltage, VDD to GND                  |                               |       | 7V         |
| Digital input voltage                       |                               | -0.3V | VDD + 0.3V |
| Reference input voltage                     |                               | -0.3V | VDD + 0.3V |
| Operating temperature range, T <sub>A</sub> | WM2606CD                      | 0°C   | 70°C       |
|                                             | WM2606ID                      | -40°C | 85°C       |
| Storage temperature                         |                               | -65°C | 150°C      |
| Lead temperature 1.6mm (1/16 inch) from     | m package body for 10 seconds |       | 260°C      |

# RECOMMENDED OPERATING CONDITIONS

| PARAMETER                        | SYMBOL            | TEST CONDITIONS    | MIN  | TYP | MAX       | UNIT |
|----------------------------------|-------------------|--------------------|------|-----|-----------|------|
| Supply voltage                   | VDD               |                    | 2.7  |     | 5.5       | V    |
| High-level digital input voltage | V <sub>IH</sub>   | VDD = 2.7V to 5.5V | 2    |     |           | V    |
| Low-level digital input voltage  | $V_{IL}$          | VDD = 2.7V to 5.5V |      |     | 0.8       | V    |
| Reference voltage to REF pin     | $V_{REF}$         | See Note           | AGND |     | VDD - 1.5 | V    |
| Load resistance                  | $R_L$             |                    | 2    | 10  |           | kΩ   |
| Load capacitance                 | CL                |                    |      |     | 100       | pF   |
| Serial clock frequency           | f <sub>SCLK</sub> |                    |      |     | 20        | MHz  |
| Operating free-air temperature   | T <sub>A</sub>    | WM2606CD           | 0    |     | 70        | °C   |
|                                  |                   | WM2606ID           | -40  |     | 85        | °C   |

#### Note:

Reference input voltages greater than VDD/2 will cause clipping for large DAC codes.

# **ELECTRICAL CHARACTERISTICS**

## **Test Conditions:**

 $R_L = 10k\Omega$ ,  $C_L = 100pF$ . VDD = 5V  $\pm 10\%$ ,  $V_{REF} = 2.048V$  and VDD = 3V  $\pm 10\%$ ,  $V_{REF} = 1.024V$  over recommended operating free-air temperature range (unless noted otherwise).

| PARAMETER                               | SYMBOL             | TEST CONDITIONS                                                                                              | MIN | TYP          | MAX       | UNIT       |
|-----------------------------------------|--------------------|--------------------------------------------------------------------------------------------------------------|-----|--------------|-----------|------------|
| Static DAC Specifications               |                    |                                                                                                              |     |              |           |            |
| Resolution                              |                    |                                                                                                              | 10  |              |           | bits       |
| Integral non-linearity                  | INL                | See Note 1                                                                                                   |     | ±0.5         | ±1.5      | LSB        |
| Differential non-linearity              | DNL                | See Note 2                                                                                                   |     | ±0.2         | ±1.0      | LSB        |
| Zero code error                         | ZCE                | See Note 3                                                                                                   |     |              | ±10       | mV         |
| Gain error                              | GE                 | See Note 4                                                                                                   |     |              | ±0.6      | % FSR      |
| D.C. power supply rejection ratio       | PSRR               | See Note 5                                                                                                   |     | -80          |           | dB         |
| Zero code error temperature coefficient |                    | See Note 6                                                                                                   |     | 10           |           | ppm/°C     |
| Gain error temperature coefficient      |                    | See Note 6                                                                                                   |     | 10           |           | ppm/°C     |
| DAC Output Specifications               |                    |                                                                                                              | II  |              | I         |            |
| Output voltage range                    |                    |                                                                                                              | 0   |              | VDD - 0.1 | V          |
| Output load regulation                  |                    | $2$ k $\Omega$ to 10k $\Omega$ load See Note 7                                                               |     | 0.1          | 0.25      | % FS       |
| Power Supplies                          | _!                 | No load, DAC value = 512,                                                                                    | 1   |              |           | •          |
|                                         |                    | all digital inputs 0V or VDD                                                                                 | 1   |              |           |            |
| Active supply current                   | I <sub>DD</sub>    | $VDD = 5V$ , $V_{REF} = 2.048V$<br>Slow Mode                                                                 |     | 0.4          | 0.6       | mA         |
|                                         |                    | VDD = 5V, V <sub>REF</sub> = 2.048V<br>Fast Mode                                                             |     | 0.9          | 1.35      | mA         |
|                                         |                    | VDD = 3V, V <sub>REF</sub> = 1.024V,<br>Slow Mode                                                            |     | 0.3          | 0.45      | mA         |
|                                         |                    | VDD = 3V, $V_{REF}$ = 1.024V,<br>Fast Mode (See Note 8)                                                      |     | 0.7          | 1.1       | mA         |
| Power down supply current               |                    | r dot mode (doe riote s)                                                                                     |     | 1            |           | μΑ         |
| Dynamic DAC Specifications              |                    |                                                                                                              | -   |              |           |            |
| Slew rate                               | SR                 | DAC output 10%-90%                                                                                           |     |              |           |            |
|                                         |                    | Slow                                                                                                         |     | 0.9          |           | V/μs       |
|                                         |                    | Fast<br>See Note 9                                                                                           |     | 3.6          |           | V/μs       |
| Settling time                           | ts                 | DAC output 10%-90%                                                                                           |     |              |           |            |
| -                                       |                    | Slow                                                                                                         |     | 9            | 20        | μs         |
|                                         |                    | Fast                                                                                                         |     | 3            | 5.5       | μs         |
| Glitch energy                           |                    | See Note 10<br>DAC Code 511 to 512                                                                           |     | 10           |           | nV-s       |
| Signal to noise ratio                   | SNR                |                                                                                                              |     | 62           |           | dB         |
| Signal to noise and distortion ratio    | SNRD               | $f_s = 400kSPS$ ,<br>$f_{OUT} = 1.1kHz$ ,                                                                    |     | 60           |           | dB         |
| Total harmonic distortion               | THD                | BW = 20kHz                                                                                                   |     | -61          |           | dB         |
| Spurious free dynamic range             | SFDR               | See Note 11                                                                                                  | -   | 68           |           | dB         |
| Reference                               | JI DIX             |                                                                                                              | 1   |              | <u> </u>  | uD.        |
| Reference input resistance              | R <sub>REFIN</sub> |                                                                                                              |     | 10           |           | МΩ         |
| Reference input capacitance             | C <sub>REFIN</sub> |                                                                                                              | 1   | 5            |           | pF         |
| Reference feedthrough                   | OREFIN             | $V_{REF} = 1V_{PP}$ at 1kHz                                                                                  | 1   | -75          |           | dB         |
| Reference input bandwidth               |                    | $V_{REF} = 1V_{PP} \text{ at 1 KHZ}$<br>+ 1.024V dc, DAC code 0<br>$V_{REF} = 0.2V_{PP} + 1.024V \text{ dc}$ |     | -/3          |           | UD         |
| Transferred input balluwidth            |                    | $V_{REF} = 0.2V_{PP} + 1.024V \text{ dC}$ DAC code 512                                                       |     |              |           |            |
|                                         |                    | Slow<br>Fast                                                                                                 |     | 0.525<br>1.3 |           | MHz<br>MHz |

WM2606 Production Data

#### **Test Conditions:**

 $R_L = 10k\Omega$ ,  $C_L = 100pF$ . VDD = 5V ±10%,  $V_{REF} = 2.048V$  and VDD = 3V ±10%,  $V_{REF} = 1.024V$  over recommended operating free-air temperature range (unless noted otherwise).

| PARAMETER                | SYMBOL          | TEST CONDITIONS     | MIN | TYP | MAX | UNIT |
|--------------------------|-----------------|---------------------|-----|-----|-----|------|
| Digital Inputs           |                 |                     |     |     |     |      |
| High level input current | I <sub>IH</sub> | Input voltage = VDD |     |     | ±1  | μΑ   |
| Low level input current  | I <sub>IL</sub> | Input voltage = 0V  |     |     | ±1  | μΑ   |
| Input capacitance        | Cı              |                     |     | 3   |     | pF   |

#### Notes:

- 1. **Integral non-linearity** (INL) is the maximum deviation of the output from the line between zero and full scale (excluding the effects of zero code and full scale errors).
- Differential non-linearity (DNL) is the difference between the measured and ideal 1LSB amplitude change of any adjacent two codes. A guarantee of monotonicity means the output voltage always changes in the same direction (or remains constant) as the digital input code.
- 3. **Zero code error** is the voltage output when the DAC input code is zero.
- 4. Gain error is the deviation from the ideal full scale output excluding the effects of zero code error.
- 5. **Power supply rejection ratio** is measured by varying VDD from 4.5V to 5.5V and measuring the proportion of this signal imposed on the zero code error and the gain error.
- 6. Zero code error and Gain error temperature coefficients are normalised to full scale voltage.
- 7. **Output load regulation** is the difference between the output voltage at full scale with a  $10k\Omega$  load and  $2k\Omega$  load. It is expressed as a percentage of the full scale output voltage with a  $10k\Omega$  load.
- 8. I<sub>DD</sub> is measured while continuously writing code 512 to the DAC. For V<sub>IH</sub> < VDD 0.7V and V<sub>IL</sub> > 0.7V supply current will increase.
- 9. Slew rate results are for the lower value of the rising and falling edge slew rates
- 10. **Settling time** is the time taken for the signal to settle to within 0.5LSB of the final measured value for both rising and falling edges. Limits are ensured by design and characterisation, but are not production tested.
- 11. SNR, SNRD, THD and SPFDR are measured on a synthesised sinewave at frequency four generated with a sampling frequency fs

# **SERIAL INTERFACE**



Figure 1 Timing Diagram

## **Test Conditions:**

 $R_L = 10k\Omega$ ,  $C_L = 100pF$ . VDD = 5V  $\pm 10\%$ ,  $V_{REF} = 2.048V$  and VDD = 3V  $\pm 10\%$ ,  $V_{REF} = 1.024V$  over recommended operating free-air temperature range (unless noted otherwise).

| SYMBOL                | TEST CONDITIONS                                                                                                                                                                                                                                             | MIN | TYP | MAX | UNIT |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| tsucsfs               | Setup time CSB low before falling FS edge.                                                                                                                                                                                                                  | 10  |     |     | ns   |
| t <sub>SUFS</sub>     | Setup time FS low before first falling SCLK edge.                                                                                                                                                                                                           | 8   |     |     | ns   |
| t <sub>SUC16FS</sub>  | Setup time, 16 <sup>th</sup> falling SCLK edge after FS low on which data bit D0 is sampled before rising edge of FS.                                                                                                                                       | 10  |     |     | ns   |
| t <sub>SUC16</sub> CS | Setup time, 16 <sup>th</sup> rising SCLK edge (first after data bit D0 sampled) before CSB rising edge. If FS is used instead of the 16 <sup>th</sup> rising edge to update the DAC, this setup time is between the FS rising edge and the CSB rising edge. | 10  |     |     | ns   |
| $t_{WH}$              | Pulse duration, SCLK high.                                                                                                                                                                                                                                  | 25  |     |     | ns   |
| $t_{WL}$              | Pulse duration, SCLK low.                                                                                                                                                                                                                                   | 25  |     |     | ns   |
| t <sub>SUD</sub>      | Setup time, data ready before SCLK falling edge.                                                                                                                                                                                                            | 8   |     |     | ns   |
| t <sub>HD</sub>       | Hold time, data held valid after SCLK falling edge.                                                                                                                                                                                                         | 5   |     |     | ns   |
| t <sub>WHFS</sub>     | Pulse duration, FS high.                                                                                                                                                                                                                                    | 20  |     |     | ns   |

# **TYPICAL PERFORMANCE GRAPHS**



Figure 2 Integral Non-Linearity



AVDD = DVDD = 5V, V<sub>REF</sub> = 2.048V, Input Code = 0

0.35

0.3

2. 0.25

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0.15

0

Figure 3 Sink Current VDD = 3V



Figure 4 Sink Current VDD = 5V



Figure 5 Source Current VDD = 3V

Figure 6 Source Current VDD = 5V

## **DEVICE DESCRIPTION**

## **GENERAL FUNCTION**

The WM2606 is a 10-bit, voltage output DAC operating from a single supply. The device uses a resistor string network buffered with an op amp to convert 10-bit digital data to analogue voltage levels (see Block Diagram). The output voltage is determined by the reference input voltage and the input code according to the following relationship:

$$V_{out} = 2(V_{REFIN}) \frac{CODE}{1024}$$

| INPUT        | OUTPUT                                            |
|--------------|---------------------------------------------------|
| 11 1111 1111 | $2(V_{REF})\frac{1023}{1024}$                     |
| :            | :                                                 |
| 10 0000 0001 | $2(V_{REF})\frac{511}{1024}$                      |
| 10 0000 0000 | $2\left(V_{REF}\right)\frac{512}{1024} = V_{REF}$ |
| 01 1111 1111 | $2(V_{REF})\frac{511}{1024}$                      |
| :            | :                                                 |
| 00 0000 0001 | $2\left(V_{REF}\right)\frac{1}{1024}$             |
| 00 0000 0000 | 0V                                                |

Table 1 Binary Code Table (0V to  $2V_{REF}$  Output), Gain = 2

## **POWER ON RESET**

An internal power-on-reset circuit resets the DAC register to all 0s on power-up.

#### **BUFFER AMPLIFIER**

The output buffer has a near rail-to-rail output with short circuit protection and can reliably drive a  $2k\Omega$  load with a 100pF load capacitance.

## **EXTERNAL REFERENCE**

The reference voltage input is buffered which makes the DAC input resistance independent of code. The REF pin has an input resistance of  $10 M\Omega$  and an input capacitance of typically 5pF. The reference voltage determines the DAC full-scale output.

#### **SERIAL INTERFACE**

Before writing any data to the WM2606, the device must first be enabled by setting CSB to low. Then, a falling edge of FS starts shifting the data bit-per-bit (starting with the MSB) into the internal register on the falling edges of SCLK. After 16 bits have been transferred, the next rising edge on SCLK or FS causes the content of the shift register to be moved to the DAC latch which updates the voltage output to the new level.

The serial interface of the device can be used in two basic modes:

- four wire (with chip select)
- three wire (without chip select)

Using the chip select pin CSB (four wire mode), it is possible to have more than one device connected to the serial port of the data source (DSP or microcontroller). If there is no need to have more than one device on the serial bus, CSB can be tied low.

#### **SERIAL CLOCK AND UPDATE RATE**

Figure 1 shows the device timing. The maximum serial clock rate is:

$$f_{SCLK \max} = \frac{1}{t_{WH \min} + t_{WL \min}} = 20MHz$$

Since a data word contains 16 bits, the sample rate is limited to

$$f_{s \max} = \frac{1}{16(t_{WH \min} + t_{WL \min})} = 1.25MHz$$

However, the DAC settling time to 10 bits accuracy limits the response time of the analogue output for large input step transitions.

## **SOFTWARE CONFIGURATION OPTIONS**

Table 2 shows the composition of a 16 bit data word. D11-D2 contains the 10-bit data word, and D14-D13 hold the programmable options. Bits D15, D12, D1 and D0 should be set to ZERO.

| D15 | D14 | D13 | D12 | D11 | D10                     | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|-----|-----|-----|-----|-----|-------------------------|----|----|----|----|----|----|----|----|----|----|
| 0   | SPD | PWR | 0   |     | New DAC value (10 bits) |    |    |    |    |    | 0  | 0  |    |    |    |

Table 2 Register Map

# PROGRAMMABLE SETTLING TIME

SPD (Bit 14) allows for software control of the converter speed. A ONE selects the fast mode, where typical settling time to within  $\pm 0.5$ LSB of the final value is  $3\mu s$ . a ZERO puts the device into the slow mode, where typical settling time is  $9\mu s$ .

## PROGRAMMABLE POWER DOWN

The power down function is controlled by PWR (Bit 13). A ZERO configures the device as active, or fully powered up, a ONE configures the device into power down mode. When the power down function is released the device reverts to the DAC code set prior to power down.

## **APPLICATIONS INFORMATION**

# LINEARITY, OFFSET, AND GAIN ERROR

Amplifiers operating from a single supply can have positive or negative voltage offsets. With a positive offset, the output voltage changes on the first code transition. However, if the offset is negative, the output voltage may not change with the first code, depending on the magnitude of the offset voltage. This is because with the most negative supply rail being ground, any attempt to drive the output amplifier below ground will clamp the output at 0 V. The output voltage then remains at zero until the input code is sufficiently high to overcome the negative offset voltage, resulting in the transfer function shown in Figure 7.



Figure 7 Effect of Negative Offset

This offset error, not the linearity error, produces the breakpoint. The transfer function would follow the dotted line if the output buffer could drive below the ground rail.

DAC linearity is measured between zero-input code (all input bits at 0) and full-scale code (all inputs at 1), disregarding offset and full scale errors. However, due to the breakpoint in the transfer function, single supply operation does not allow for adjustment when the offset is negative. In such cases, the linearity is therefore measured between full-scale and the lowest code that produces a positive (non-zero) output voltage.

#### POWER SUPPLY DECOUPLING AND GROUNDING

Printed circuit boards with separate analogue and digital ground planes deliver the best system performance. The two ground planes should be connected together at the low impedance power supply source. Ground currents should be managed so as to minimise voltage drops across the ground planes.

A  $0.1\mu F$  decoupling capacitor should be connected between the positive supply and ground pins of the DAC, with short leads as close as possible to the device. Use of ferrite beads may further isolate the system analogue supply from the digital supply.

# **PACKAGE DIMENSIONS**



| Symbols |                  | nsions<br>m) | Dimensions<br>(Inches) |        |  |  |  |  |  |
|---------|------------------|--------------|------------------------|--------|--|--|--|--|--|
|         | MIN ,            | MAX          | MIN                    | MAX    |  |  |  |  |  |
| Α       | 1.35             | 1.75         | 0.0532                 | 0.0688 |  |  |  |  |  |
| $A_1$   | 0.10             | 0.25         | 0.0040                 | 0.0098 |  |  |  |  |  |
| В       | 0.33             | 0.51         | 0.0130                 | 0.0200 |  |  |  |  |  |
| С       | 0.19             | 0.25         | 0.0075                 | 0.0098 |  |  |  |  |  |
| D       | 4.80             | 5.00         | 0.1890                 | 0.1968 |  |  |  |  |  |
| е       | 1.27             | BSC          | 0.050                  | BSC    |  |  |  |  |  |
| E       | 3.80             | 4.00         | 0.1497                 | 0.1574 |  |  |  |  |  |
| h       | 0.25             | 0.50         | 0.0099                 | 0.0196 |  |  |  |  |  |
| Н       | 5.80             | 6.20         | 0.2284                 | 0.2440 |  |  |  |  |  |
| L       | 0.40             | 1.27         | 0.0160                 | 0.0500 |  |  |  |  |  |
| α       | 0°               | 8°           | 0° 8°                  |        |  |  |  |  |  |
|         |                  |              |                        |        |  |  |  |  |  |
| REF:    | JEDEC.95, MS-012 |              |                        |        |  |  |  |  |  |

- NOTES:
  A. ALL LINEAR DIMENSIONS ARE IN MILLIMETERS (INCHES).
  B. THIS DRAWING IS SUBJECT TO CHANGE WITHOUT NOTICE.
  C. BODY DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSION, NOT TO EXCEED 0.25MM (0.010IN).
  D. MEETS JEDEC.95 MS-012, VARIATION = AA. REFER TO THIS SPECIFICATION FOR FURTHER DETAILS.